QIN Xiaoying, ZHENG Xiangnan, WANG Zhengji, et al. Physical Design Method of Multi-Mode and Multi-Clock Domain Chips[J]. Acta Scientiarum Naturalium Universitatis SunYatseni, 2015,54(3):14-18.
QIN Xiaoying, ZHENG Xiangnan, WANG Zhengji, et al. Physical Design Method of Multi-Mode and Multi-Clock Domain Chips[J]. Acta Scientiarum Naturalium Universitatis SunYatseni, 2015,54(3):14-18.DOI:
为了降低测试成本和难度,提高质量和成品率,量产芯片一般包含存储器内建自测试(MBIST)模式和扫描链测试(Scan Chain Test)模式。另一方面,随着芯片集成的功能不断增多,设计时一般会采用多个不同时钟。针对这种情况,本文提出了一种通过改变时序约束,实现此类芯片多模式归一化的物理设计方法,称为混合模式(Mixmode)。把该方法运用到一款基于130 nm工艺的视频后处理专用芯片上,采用Synopsys IC Compiler(ICC)工具进行布局布线。结果表明,与采用ICC工具提供的多模式(MultiMode)设计方法相比,采用该方法完成的物理版图在工具运行时间、时序、功耗、面积、总线长等方面都有更好的结果。
Abstract
To reduce the cost and difficulty of chip testing
also improve quality and yield
memory build-in self-test (MBIST) mode and scan chain test mode are included in mass-production chips. As more functions are integrated on a single chip
multiple different clocks are adopted in design. The solution presented is a physical design method named Mix-mode
which realize normalization of multi-mode based on changing the timing constraints. The method was applied in design of a video processing chip based on 130 nm process and IC Compiler (ICC) used for placement and routing. The results showed that the physical layout was better in terms of runtime
timing
power consumption
area and total wire length than that obtained from the Multi-mode method provided by ICC.